Part Number Hot Search : 
1058194 01QXC LTC3530 P4SMA480 GT5G102 BACT0 5111A MBRS1
Product Description
Full Text Search
 

To Download GS1535 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  gennum corporation p.o. box 489, stn. a, burlington, ontario, canada l7r 3y3 tel. +1 (905) 632-2996 fax. +1 (905) 632-5946 e-mail: info@gennum.com www.gennum.com revision date: june 2003 document no. 18557 - 4 data sheet GS1535 key features key features key features key features ? smpte 292m, 259m and 344m compliant  supports data rates of 143, 177, 270, 360, 540, 1483.5, 1485 mb/s  supports dvb-asi at 270mb/s  auto and manual modes for rate selection  standards indication in auto mode  4:1 input multiplexor  lock detect output  on-chip input and output termination  differential inputs and outputs  configuarble automatic mute or bypass when not locked  manual bypass function  sd/hd indication output to control gs1528 dual slew- rate cable driver  single 3.3v power supply  operating temperature range: 0c to 70c applications applications applications applications ? smpte 292m, smpte 259m and smpte 344m serial digital interfaces description description description description the GS1535 multi-rate serial digital reclocker is designed to automatically recover the embedded clock signal and re- time the data from a smpte 292m, smpte 259m or smpte 344m compliant digital video signal. the device removes the high frequency jitter components from the bit-serial stream. input termination is on-chip for seamless matching to 50 ? transmission lines. an lvpecl compliant output interfaces seamlessly to the gs1528 cable driver the GS1535 can operate in either auto or manual rate selection mode. in auto mode the GS1535 automatically detects and locks onto an incoming smpte sdi data signal from 143 mb/s to 1.485 gb/s. for single rate data systems, the GS1535 can be configured to operate in manual mode. in both modes, the GS1535 requires only one external crystal to set the vco frequency when not locked and provides adjustment free operation. in systems which require passing non-smpte data rates, the GS1535 will automatically or manually enter a bypass mode in order to pass the signal without reclocking. the asi/177 input pin allows for manual selection of support of either 177mb/s or dvb-asi inputs GS1535 functional block diagram GS1535 functional block diagram GS1535 functional block diagram GS1535 functional block diagram xtal+ xtal- xtal out- xtal out+ ddi_sel[1:0] ddi 1 ddi 2 ddi 3 ddi 0 lf+ lf- kbb ddo_mute ddo/ddo autobypass bypass ld auto/man ss[2:0] asi/177 xtal osc buffer data buffer vco bypass logic divide by 2,4,6,8,12,16 phase frequency detector divide by 152, 160, 208 control logic charge pump m u x d a t a m u x m u x re-timer phase detector GS1535 GS1535 GS1535 GS1535  ? multi-rate sdi multi-rate sdi multi-rate sdi multi-rate sdi automatic reclocker automatic reclocker automatic reclocker automatic reclocker
gennum corporation 18557 - 4 2 of 14 GS1535 table of contents table of contents table of contents table of contents 1. pin out 1. pin out 1. pin out 1. pin out . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 1.1 pin assignment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 1.2 pin descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-5 2. electrical characteristics 2. electrical characteristics 2. electrical characteristics 2. electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2.1 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2.2 dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2.3 ac electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 2.4 input/output circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-9 3. detailed description 3. detailed description 3. detailed description 3. detailed description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-12 4. application reference design 4. application reference design 4. application reference design 4. application reference design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4.1 typical application circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 5. references 5. references 5. references 5. references . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 6. package & ordering information 6. package & ordering information 6. package & ordering information 6. package & ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 6.1 package dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 6.2 ordering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
gennum corporation 18557 - 4 3 of 14 GS1535 1. pin out 1. pin out 1. pin out 1. pin out 1.1 pin assignment p xtal_out- xtal_out+ gnd vee_ddo vcc_ddo ddo ddo_vtt gnd vcc_int vee_int rsvd rsvd gnd gnd kbb ddi_sel0 ddi_sel1 bypass autobypass vcc_vco vee_vco ss0 ss1 ss2 ld rsvd vcc_dig vee_dig gnd ddi0 ddi0_vtt gnd ddi1_vtt gnd ddi1 ddi2_vtt gnd ddi2 ddi3_vtt gnd ddi3 gnd lf- lf+ vcc_cp vee_cp rsvd rsvd vcc rsvd vcc gnd xtal- xtal+ GS1535 64 pin lqfp top view ddi3 ddi2 ddi1 ddi0 auto/man sd/hd ddo_mute rsvd ddo asi/177 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
gennum corporation 18557 - 4 4 of 14 GS1535 1.2 pin descriptions pin number name type description 1, 3 ddi0, ddi0 input serial digital differential input 0. 2 ddi0_vtt passive center tap of two 50 ? on-chip termination resistors between ddi0 and ddi0 . 5, 7 ddi1,ddi1 input serial digital differential input 1. 6 ddi1_vtt passive center tap of two 50 ? on-chip termination resistors between ddi1 and ddi1 . 9, 11 ddi2, ddi2 input serial digital differential input 2. 10 ddi2_vtt passive center tap of two 50 ? on-chip termination resistors between ddi2 and ddi2 . 13, 15 ddi3, ddi3 input serial digital differential input 3 . 14 ddi3_vtt passive center tap of two 50 ? on-chip termination resistors between ddi3 and ddi3 . 17, 18 ddi_sel[1:0] logic input serial digital input select. 19 bypass logic input bypasses the reclocker stage (active high). when bypass is high, it overwrites the autobypass setting. 20 autobypass logic input automatically bypasses the reclocker stage when the pll is not locked (active high). 21 auto/man logic input when active, the standard is automatically detected from the input data rate. 24, 25, 26 ss[2:0] bidirectional when auto/man is high, ss[0:2] are outputs, displaying the data rate to which the pll has locked. when auto/man is low, ss[0:2] are inputs, forcing the pll to lock only to a selected data rate. 27 asi/177 logic input disables 177mbps data rate in the auto data rate detection circuit. this prevents a false lock to 177mbps when using dvb/asi. 28 ld output lock detect. high when the pll is locked. 29 rsvd reserved do not connect. 33 sd/hd output this signal is low when the reclocker has locked to 1.485gbps or 1.485/1.001gbps, and high when the reclocker has locked to 143mbps, 177mbps, 270mbps, 360mbps, or 540mbps. ddi_sel1 ddi_sel0 input selected 0 0 ddi0 0 1 ddi1 1 0 ddi2 1 1 ddi3 ss2 ss1 ss0 data rate selected/for ced (mb/s) 0 0 0 143 0 0 1 177 0 1 0 270 0 1 1 360 1 0 0 540 1 0 1 1483.5/1485
gennum corporation 18557 - 4 5 of 14 GS1535 34 kbb analog input controls the loop bandwidth of the pll. leave this pin floating for serial reclocking applications. 36 ddo_mute logic input mutes the ddo/ddo outputs. 44, 46 ddo , ddo output differential serial digital outputs. 45 ddo_vtt passive center tap of two 50 ? on-chip termination resistors between ddo and ddo .. 50, 51 xtal_out+, xtal_out- output differential outputs of the reference oscillator. connects to xtal+/xtal- of cascaded GS1535. 52, 53 xtal+, xtal- input reference crystal input. connect to the go1535. 62, 63 lf+, lf- passive loop filter capacitor connection. (c lf = 47nf). 4, 8, 12,16, 32, 35, 37, 43, 49, 54, 64 gnd passive recommended connect to gnd. 43 gnd_drv passive recommended connect to gnd. 55, 57 vcc passive recommend connect to 3.3v. 22 vcc_vco power most positive power supply connection for the internal vco section. connect to 3.3v. 30 vcc_dig power most positive power supply connection for the internal glue logic. connect to 3.3v. 41 vcc_int power most positive power supply connection. connect to 3.3v. 47 vcc_ddo power most positive power supply connection for the ddo/ddo output driver. connect to 3.3v. 61 vcc_cp power most positive power supply connection for the internal charge pump. connect to 3.3v. 23 vee_vco power most negative power supply connection for the internal vco section. connect to ground. 31 vee_dig power most negative power supply connection for the internal glue logic. connect to ground. 42 vee_int power most negative power supply connection. connect to ground. 48 vee_ddo power most negative power supply connection for the ddo/ddo output driver. connect to ground. 60 vee_cp power most negative power supply connection for the internal charge pump. connect to ground. 38, 39, 40, 56, 58, 59 rsvd reserved do not connect. 1.2 pin descriptions (continued) (continued) (continued) (continued) pin number name type description
gennum corporation 18557 - 4 6 of 14 GS1535 2. electrical characteristics 2. electrical characteristics 2. electrical characteristics 2. electrical characteristics 2.1 absolute maximum ratings parameter value supply voltage +3.6 v dc input esd voltage 500v storage temperature range -50 c< t s < 125 c inputs v cc + 0.5v 2.2 dc electrical characteristics v cc = 3.3v, t a = 0 c to 70 c, unless otherwise shown parameter conditions symbol min typ max units test levels supply voltage operating range v cc 3.135 3.3 3.465 v 3 power consumption t a =25 c 408 600 849 mw 5 supply current t a =25 ci cc 130 182 245 ma 1 logic inputs ddi_sel[1:0], bypass, autobypass, auto/man , asi/177 , sdo_mute high v ih 2.0 - - v 3 low v il --0.8v3 logic outputs sd/hd and ld 250a load v oh 3.2 - - v 3 v ol --0.6v3 bi-directional pins ss[2:0], auto/man = 0 (manual mode) high v ih 2.0 - - v 3 low v il --0.8v3 bi-directional pins ss[2:0], auto/man = 1 (auto mode) high v oh 2.6 - v 1 low v ol --0.6v1 xtal_out+, xtal_out- high v oh -v cc - v7 low v ol -v cc - 0.285 - v 7 serial input voltage common mode 1.65 + (v sid /2) -v cc - (v sid /2) v 1 output voltage sdo, sdo common mode - v cc - v od /2 - v 1 test levels 1. production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges. 2. production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test. 3. production test at room temperature and nominal supply voltage. 4. qa sample test. 5. calculated result based on level 1, 2, or 3. 6. not tested. guaranteed by design simulations. 7. not tested. based on characterization of nominal parts. 8. not tested. based on existing design/characterization data of similar product. 9. indirect test.
gennum corporation 18557 - 4 7 of 14 GS1535 2.3 ac electrical characteristics v cc = 3.3v, t a = 0 c to 70 c, unless otherwise shown parameter symbol conditions min typ max units test levels serial input data rate 143 - 1485 mb/s 3 serial input jitter tolerance worst case modulation eg. square wave modulation 143, 270, 360, 1485 mb/s 0.8 - - ui 1 pll lock time - asynchronous t alock - 5 10 ms 6,7 pll lock time - synchronous t slock c lf =47nf sd/hd =0 0.29 - - s6,7 sd/hd =1 0.16 - - s6,7 serial output rise/fall time (20% - 80%) t rsdo 50 ? load (on chip) - 114 - ps 6,7 t fsdo - 106 - ps serial input - signal swing v sid 50 ? load (on chip) 100 - 800 mv p-p 6,7 serial output - signal swing v od differential (across 100 ?). 1400 - 2000 mv p-p serial output jitter (additive) t ij kbb=float, prn, 2 23 -1 143mb/s - 0.02 - ui 1 177mbs - 0.02 - ui 1 270mb/s - 0.02 0.09 ui 1 360mbs - 0.03 - ui 1 540mbs - 0.03 0.09 ui 1 1485mb/s - 0.06 0.13 ui 1 bypass - 0.06 0.13 ui 1 loop bandwidth bw loop 1.485 gb/s kbb = float -1.5-mhz6,7 1.485 gb/s kbb = gnd <0.1db peaking -3.5-mhz6,7 270 mb/s kbb = float - 520 - khz 6,7 270 mb/s kbb = gnd - 1000 - khz 6,7 test levels 1. production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges. 2. production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test. 3. production test at room temperature and nominal supply voltage. 4. qa sample test. 5. calculated result based on level 1, 2, or 3. 6. not tested. guaranteed by design simulations. 7. not tested. based on characterization of nominal parts. 8. not tested. based on existing design/characterization data of similar product. 9. indirect test.
gennum corporation 18557 - 4 8 of 14 GS1535 2.4 input/output circuits fig. 1 ttl inputs fig. 3 crystal input fig. 5 serial data outputs fig. 2 loop filter fig. 4 crystal ouput buffer fig. 6 kbb v ref 5k 10p 250r 250r 5k xtal+ xtal- 50 sdo sdo 50 lf+ lf- 1k 1k xtal out- xtal out+ 500r v ref kbb
gennum corporation 18557 - 4 9 of 14 GS1535 2.4 input/output circuits (continued) fig. 7 indicator outputs: hd/sd , ld fig. 9 serial data inputs fig. 8 standard select/indication bi-directional pins 25k 50 ddi[3:0] ddi[3:0] 1k 1k 50 ddi_vtt v ref ss[2:0]
gennum corporation 18557 - 4 10 of 14 GS1535 3. detailed description 3. detailed description 3. detailed description 3. detailed description the GS1535 is a multi-standard retimer for serial digital sdtv signals at 143, 177, 270, 360 and 540 mb/s, and hdtv signals at 1.485 gb/s and 1.485/1.001 gb/s. 3.1 slew rate phase lock loop (s-pll) the term ? slew ? refers to the output phase of the pll in response to a step change at the input. linear plls have an output phase response characterized by an exponential response whereas an s-pll ? s output is a ramp response (see figure 10). because of this non-linear response characteristic, traditional small signal analysis is not possible with an s-pll. fig 10. pll characteristics the s-pll offers several advantages over the linear pll. the loop bandwidth of an s-pll is independant of the transition density of the input data. pseudo-random data has a transition density of 0.5 verses a pathological signal which has a transition density of 0.05. the loop bandwidth of a linear pll will change proportionally with this change in transition density. with an s-pll, the loop bandwidth is defined by the jitter at the data input. this translates to infinite loop bandwidth with a zero jitter input signal. this allows the loop to correct for small variations in the input jitter quickly, resulting in very low output jitter. the loop bandwidth of the GS1535 ? s pll is defined at 0.2ui of input jitter. the GS1535 ? s pll consists of two acquisition loops. first is the frequency acquisiton (fa) loop. this loop is active when the device is not locked and is used to achieve lock to the supported data rates. second is the phase acquisition (pa) loop. once locked, the pa loop tracks the incomming data and makes phased corrections to produce a re-clocked output. 3.2 vco the internal vco of the GS1535 is a ring oscillator. it is trimmed at the time of manufacture to capture all sd and hd data rates over temperature, and operation voltage ranges. integrated into the vco is a series of programmable dividers, to achieve all serial data rates, as well as additional dividers for the frequency acquisition loop. 3.3 charge pump a common charge pump is used for for the GS1535 ? s pll. during frequency acquisition, the charge pump has two states, ? pump-up ? and ? pump-down ? which is produced by a leading or lagging phase difference between the input and the vco frequency. during phase acquisition, there are two levels of ? pump-up ? and two levels of ? pump down ? produced for leading and lagging phase difference between the input and vco frequency. this is to allow for greater precision of vco control. the charge pump produces these signals by holding the integrated frequency information on the external loop-filter capacitor, c lf .. the instantaneous frequency information is the result of the current flowing through an internal resistor connected to the loop-filter capacitor. 3.4 frequency acquisition loop - the phase-fre- quency detector an external crystal of 14.140 mhz is used as a reference to keep the vco centered at the last known data rate. this allows the GS1535 to achieve a fast synchronous lock, especially in cases where a known data rate is interrupted. the crystal reference is also used to clock internal timers and counters. to keep the optimal performance of the reclocker over all operating conditions, the crystal frequency must be 14.140 mhz, +/-50ppm. the go1535 meets this specification and is available from gennum. the vco is divided by a selected ratio which is dependant on the input data rate. the resultant is then compared to the crystal frequency. if the divided vco frequency and the crystal frequency are within 1% of each other, the pll is considered to be locked to the input data rate. 0.2 0.1 0.0 input output slew pll response phase (ui) 0.2 0.1 0.0 input output linear (conventional) pll response phase (ui)
gennum corporation 18557 - 4 11 of 14 GS1535 3.5 phase acquisition loop - the phase detector the phase detector is a digital quadrature phase detector. it indicates whether the input data is leading or lagging with respect to a clock that is in phase with the vco (i-clk) and a quadrature clock (q-clk). when the phase acquisition loop (pa loop) is locked, the input data transition is aligned to the falling edge of i-clk and the output data is re-timed on the rising edge of i-clk. during high input jitter conditions (>0.25ui), q-clk will sample a different value than i-clk. in this condition, two extra phase correction signals will be generated which instructs the charge pump to create larger frequency corrections for the vco. fig. 11 phase detector characteristics. when the pa loop is active, the crystal frequency and the incomming data rate are compared. if the resultant is more that 2%, the pll is considered to be unlocked and the system jumps to the fa loop. 3.6 4:1 input mux the 4:1 input mux allows the connection of four independent streams of video/data. these are differential inputs (ddi[3:0] and ddi[3:0] ). the active channel can be selected via the ddi_sel[1:0] pins. table 1 shows the input selected for a given state at ddi_sel[1:0]. the ddi inputs are designed to be dc interfaced with the output of the gs1524 cable equalizer. there are on chip 50 ? termination resistors which come to a common point at the ddi_vt pins. connect a 10nf capacitor to this pin and connect the other end of the capacitor to ground. this end- terminates the transmission line at the inputs for optimum performance. if only one input pair is used, connect the unused positive inputs to +3.3v and leave the unused negative inputs floating. this helps to eliminate crosstalk from potential noise that would couple to the unused input pair. 3.7 automatic and manual data rate selection the GS1535 can be configured to manually lock to a specific data rate or automatically search for and lock to the incoming data rate. the auto_man pin selects automatic data rate detection mode (auto mode) when high and manual data rate selection mode (manual mode) when low. in auto mode, the ss[2:0] bi-directional pins become outputs and the bit pattern indicates the data rate that the pll is locked to (or previously locked to). the "search algorithm" cycles through the data rates (see figure 12) and starts over if that data rate is not found. fig. 12. data rate search pattern note: when the device is in auto mode, the sd/hd output will toggle when the reclocker is not locked, (ld=low). the logic level of sd/hd will depend on the current state of the search algorithm. if the device is also in bypass mode, and the sd/hd signal is used to set the slew rate of the gs1528 cable driver, that slew rate will change dynamically when the reclocker is not locked. in manual mode, the ss[2:0] pins become inputs and the data rate can be programmed. in this mode, the search algorithm is disabled and the GS1535's pll will only lock to this data rate. table 1: bit pattern for input select ddi_sel1:0] selected input 00 ddi0 01 ddi1 10 ddi2 11 ddi3 i-phase alignment edge data re-timing edge q-phase alignment edge 0.25ui 0.8ui i-clk q-clk input data with jitter re-timed output data 143 mb\s 177 mb\s 270mb\s 360 mb\s 540 mb\s 1.485mb\s power-up
gennum corporation 18557 - 4 12 of 14 GS1535 table 2 shows the bit pattern at ss[2:0] for the data rate selected (in manual mode) or the data rate that the pll has locked to (in auto mode). 3.8 bypass mode in bypass mode, the GS1535 passes the data at the inputs, directly to the outputs. there are two pins that control the bypass function: bypass and autobypass. the bypass pin is an active high signal which forces the GS1535 into bypass mode for as long as a high is asserted at this pin. the autobypass pin is an active high signal which places the GS1535 into bypass mode only when the pll has not locked to a data rate. note that if bypass is high, this will overwrite the autobypass functionallity. when the GS1535 ? s pll is not locked and bypass = low and autobypass = low, the serial digital output ddo/ddo will produce invalid data. 3.9 dvb/asi operation the GS1535 is designed to re-clock dvb/asi at 270 mb/s. there is a harmonic present in idle patterns (k28.5) which is very close the 177 mb/s data rate (eic 1179). the asi/177 pin, when high will disable the 177 mb/s search in auto mode. in this mode, the GS1535 will not lock to 177 mb/s. 3.10 lock the lock detect signal, ld, is an active high output which indicates when the pll is locked. the lock logic with the GS1535 includes a system which monitors the frequency acquisition loop and the phase acquisition loop as well as a monitor to detect harmonic lock. 3.11 output drivers the GS1535 ? s serial digital data outputs (ddo/ddo ) have a nominal voltage of 800mv single ended or 1600mv differential when terminated into 50 ?. the ddo_vtt pin is the common point of two 50 ? termination resistors from the ddo and ddo . this pin can be left open if the termination exists on the receiving device. 3.12 output mute the ddo_mute pin is provided to allow muting of the retimed output. when the GS1535 ? s pll is locked and the device is reclocking, setting ddo_mute = low will force the serial digital outputs ddo/ddo to mute. however, if the GS1535 is in bypass mode, (autobypass = high and/or bypass = high), ddo_mute will have no effect on the output. table 2: data rate indication/selection bit pattern. ss[2:0] data rate (mb/s) 000 143 001 177 010 270 011 360 100 540 101 1485/1483.5
gennum corporation 18557 - 4 13 of 14 GS1535 4. application reference design 4. application reference design 4. application reference design 4. application reference design 4.1 typical application circuit asi_177 ddi_sel1 sdo_mute ddi_sel0 ld sd/hd 3.3v 3.3v 3.3v 3.3v 10n 10n 10n 10n 47n GS1535 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 ddi0 ddi0_vt ddi0 gnd ddi1 ddi1_vt ddi1 gnd ddi2 ddi2_vt ddi2 gnd ddi3 ddi3_vt ddi3 gnd ddi_sel0 ddi_sel1 bypass autobypass auto/man vcc_vco vee_vc0 ss0 ss1 ss2 asi/177 ld rsvd vcc_dig vee_dig gnd sd/hd kbb gnd ddo_mute gnd rsvd rsvd rsvd vcc_int vee_int gnd ddo ddo_vtt ddo vcc_ddo vee_ddo gnd xtal_out- xtal_out+ xtal+ xtal- gnd vcc rsvd vcc rsvd rsvd vee_cp vcc_cp lf- lf+ gnd 10n 65 10n (14.140mhz) 10n 10n 10n data input 1 data input 0 data input 3 data input 2 data output zo = 50 zo = 50 zo = 50 zo = 50 zo = 50 3.3v 3.3v 10n 56 go1535 note: all resistors in ohms and all capacitors in farads.
18557 - 4 14 of 14 gennum corporation mailing address: p.o. box 489, stn. a, burlington, ontario, canada l7r 3y3 tel. +1 (905) 632-2996 fax. +1 (905) 632-5946 shipping address: 970 fraser drive, burlington, ontario, canada l7l 5p5 gennum japan corporation shinjuku green tower building 27f, 6-14-1, nishi shinjuku, shinjuku-ku, tokyo, 160-0023 japan tel. +81 (03) 3349-5501, fax. +81 (03) 3349-5505 gennum uk limited 25 long garden walk, farnham, surrey, england gu9 7hx tel. +44 (0)1252 747 000 fax +44 (0)1252 726 523 gennum corporation assumes no responsibility for the use of any circuits described herein and makes no representations that the y are free from patent infringement. ? copyright may 2002 gennum corporation. all rights reserved. printed in canada. GS1535 caution electrostatic sensitive devices do not open packages or handle except at a static-free workstation document identification data sheet the product is in production. gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible. 5. references 5. references 5. references 5. references compliant with smpte 292m, smpte 259m and smpte344m. 6. package & ordering information 6. package & ordering information 6. package & ordering information 6. package & ordering information 6.1 package dimensions 6.2 ordering information part number package temperature range GS1535-cfu 64 pin lqfp 0 c to 70 c 0 0 0 0 t ab le x t olerances of form and position symbol min nom max min nom max millimeter inch 64l b e aaa ccc b b b d2 e2 0.17 0.50 bsc 0.020 bsc 7.50 0.20 0.20 0.08 0.008 0.008 0.003 0.295 0.295 7.50 0.20 0.27 0.007 0.008 0.011 no te: diag r am sho wn is representativ e only . t ab le x is fix ed f or all pin siz es , and t ab le y is specific to the 64-pin pac kage . t ab le y revision notes: replaced figure 9 . changed esd rating. added note to section 3.7.


▲Up To Search▲   

 
Price & Availability of GS1535

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X